# CE-325: Digital System Design

Homework 02

Huzaifah Tariq Ahmed - ha<br/>07151 25th March 2024

## 1 System Architecture



(a) Fir Low Pass Filter Architecture



(b) Top Level Architecture of Entire System

Figure 1: System Architecture

## 2 Filter Design In Matlab

I used the Matlab Filter Designer (Previously FDA Tool) to design a Low Pass Filter which allows frequencies till 75kHz and stops frequencies greater than 125kHz. It is a 31 Order Filter. Sampling Frequency of the filter is kept 1MHz matching that of DDS.

## 2.1 Configuring LPF in Matlab Filter Designer



Figure 2: LPF Configuration and Magnitude Response



Figure 3: Phase Response of LPF

I have exported the coefficients of the above filter with the name of 'LPF' in the workspace. I then made all negative coefficients in the LPF matrix equal to zero, in order to not deal with signed binary representation in Verilog.

### 2.2 Filter after setting negative coefficients to zero



Figure 4: LPF Magnitude Response Without Negative coefficients

We can see that the magnitude response is considerably different than what we were getting originally. Which can affect our filtered output.

## 2.3 Testing the Filter on Matlab Generated Sine Waves

Will be testing for 10kHz, 50kHz, 200kHz and 250kHz frequencies.

#### 2.3.1 10kHz Matlab Generated Sine Wave Results



(a) 10kHz Sine Wave before and after being filtered



(b) 10kHz Sine Wave FFTs before and after being filtered

Figure 5: Filter Results on 10kHz Matlab Generated Sine Wave

#### 2.3.2 50kHz Matlab Generated Sine Wave Results



(a) 50kHz Sine Wave before and after being filtered



(b) 50kHz Sine Wave FFTs before and after being filtered

Figure 6: Filter Results on 50kHz Matlab Generated Sine Wave

#### 2.3.3 200kHz Matlab Generated Sine Wave Results



(a) 200kHz Sine Wave before and after being filtered



(b) 200kHz Sine Wave FFTs before and after being filtered

Figure 7: Filter Results on 200kHz Matlab Generated Sine Wave

#### 2.3.4 250kHz Matlab Generated Sine Wave Results



(a) 250kHz Sine Wave before and after being filtered



(b) 250kHz Sine Wave FFTs before and after being filtered

Figure 8: Filter Results on 250kHz Matlab Generated Sine Wave

## 3 Converting Filter Coefficients to 8 Bit Binary Representation

```
1 % Convert filter coefficients to 8-bit binary representation
2 bits = 8; % Number of bits for the binary representation
3 coeffs_binary = zeros(size(LPF), 'uint8'); % Initialize array to store
      binary representations
4
   % Convert each coefficient to binary
  for i = 1:numel(LPF)
       % Scale the coefficient to the range [0, 255] for 8-bit
          representation
8
       scaled_coeff = round(LPF(i) * 255);
9
10
       \% Ensure the scaled coefficient is within the valid range
       scaled_coeff = max(0, min(255, scaled_coeff));
11
12
13
       % Convert the scaled coefficient to binary
       coeffs_binary(i) = uint8(scaled_coeff);
14
15
   end
16
   % Display the binary representation of coefficients
18 disp('Binary representation of filter coefficients:');
19 disp(coeffs_binary);
     0\ 2\ 3\ 4\ 4\ 2\ 0\ 0\ 0\ 0\ 5\ 18\ 32\ 44\ 50\ 50\ 44\ 32\ 18\ 5\ 0\ 0\ 0\ 0\ 0\ 2\ 4\ 4\ 3\ 2\ 0
```

## 4 Filter Implementation in Verilog

#### 4.1 FIR Low Pass Filter:

#### 4.1.1 Code:

```
'timescale 1ns/1ps
  module fir_low_pass_filter(Data_out,
                                Data_in,
                                clk,
                                rst);
         parameter order = 32;
         parameter word_size_in = 8;
         parameter word_size_out = 2*word_size_in;
10
11
         parameter b0 = 8'd0;
12
         parameter b1 = 8'd2;
13
         parameter b2 = 8'd3;
14
```

```
parameter b3 = 8'd4;
15
         parameter b4 = 8'd4;
16
         parameter b5 = 8'd2;
17
         parameter b6 = 8'd0;
18
         parameter b7 = 8'd0;
19
         parameter b8 = 8'd0;
20
         parameter b9 = 8'd0;
         parameter b10 = 8'd0;
22
         parameter b11 = 8'd5;
23
         parameter b12 = 8'd18;
24
         parameter b13 = 8'd32;
25
         parameter b14 = 8'd44;
26
         parameter b15 = 8'd50;
27
         parameter b16 = 8'd50;
         parameter b17 = 8'd44;
29
         parameter b18 = 8'd32;
30
         parameter b19 = 8'd18;
31
         parameter b20 = 8'd5;
32
         parameter b21 = 8'd0;
33
         parameter b22 = 8'd0;
34
         parameter b23 = 8'd0;
         parameter b24 = 8'd0;
36
         parameter b25 = 8'd0;
37
         parameter b26 = 8'd2;
38
         parameter b27 = 8'd4;
39
         parameter b28 = 8'd4;
40
         parameter b29 = 8'd3;
41
         parameter b30 = 8'd2;
         parameter b31 = 8'd0;
43
44
         output [word_size_out-1:0] Data_out;
45
46
         input [word_size_in-1:0] Data_in;
47
         input clk,rst;
48
49
         reg [word_size_in-1:0] Samples [1:order];
         integer k;
52
53
         assign Data_out = b0 * Data_in +
54
                             b1 * Samples[1] +
55
                             b2 * Samples[2] +
56
                             b3 * Samples[3] +
57
                             b4 * Samples[4] +
58
                             b5 * Samples[5] +
59
                             b6 * Samples[6] +
60
                             b7 * Samples[7] +
61
                             b8 * Samples[8] +
62
                             b9 * Samples[9] +
63
                             b10 * Samples[10] +
64
```

```
b11 * Samples[11] +
65
                               b12 * Samples[12] +
66
                               b13 * Samples[13] +
                               b14 * Samples[14] +
68
                               b15 * Samples[15] +
                               b16 * Samples[16] +
                               b17 * Samples[17]
                               b18 * Samples[18] +
72
                               b19 * Samples[19] +
73
                               b20 * Samples[20] +
74
                               b21 * Samples[21] +
75
                               b22 * Samples[22] +
                               b23 * Samples[23] +
77
                               b24 * Samples[24] +
                               b25 * Samples[25] +
79
                               b26 * Samples[26] +
80
                               b27 * Samples[27] +
81
                               b28 * Samples[28] +
82
                               b29 * Samples[29] +
83
                               b30 * Samples[30]
84
                                                  b31 * Samples[31];
86
          always @ (posedge clk)
87
            if(rst == 1)
88
               begin
89
                 for (k=1; k <= order; k=k+1)</pre>
90
                   Samples[k] <= 0;</pre>
91
               end
          else
93
            begin
               Samples[1] <= Data_in;</pre>
95
               for (k=2; k<= order; k=k+1)
96
                 Samples [k] \le Samples [k-1];
            end
98
   endmodule
100
```

#### 4.1.2 Schematic:



Figure 9: Low Pass Filter Schematic

## 4.2 Top Level Module:

This Combines the above filter with the two modules 'phase counter' and 'phase to amplitude' of the DDS

#### 4.2.1 Code:

```
'timescale 1ns/1ps
  module top_module (clk,
                       reset,
                       fsw,
                        fil_out);
       input clk, reset;
           input [9:0] fsw;
9
10
       output [15:0] fil_out;
11
12
       wire [9:0] dds_sin;
13
       wire [9:0] counter;
15
       // Instantiate phase counter and phase-to-amplitude converter
16
       phase_counter pc(.clk(clk),
17
                          .reset(reset),
18
                          .fsw(fsw),
19
                          .counter(counter));
20
       phase_to_amplitude pta(.counter(counter),
                                .reset(reset),
                                 .dds_sin(dds_sin));
23
24
       // Instantiate low-pass FIR filter
25
       fir_low_pass_filter lpf(.Data_in(dds_sin),
26
                                  .clk(clk),
27
                                  .rst(reset),
                                  .Data_out(fil_out));
29
30
   endmodule
```

#### 4.2.2 Schematic:



Figure 10: Top Level Schematic

#### 4.3 Test-bench:

```
'timescale 1ns/1ps
   'include "fir_lpf.v"
   'include "phase_counter.v"
   'include "phase_to_amplitude.v"
   'include "top_module.v"
  module tb_top_module();
     reg clk;
10
     reg reset;
11
     reg [9:0] fsw;
12
     wire [15:0] fil_out;
13
14
     // Instantiate the top module
15
     top_module uut(
16
       .clk(clk),
17
       .reset(reset),
18
       .fsw(fsw),
19
       .fil_out(fil_out)
20
     );
21
22
     // Clock generation (1 MHz)
23
     initial begin
24
       clk = 0;
       forever #500 clk = ~clk; // 1 MHz clock period
26
27
28
     // Reset generation
29
     initial begin
30
```

```
$dumpfile("dump.vcd");
31
       $dumpvars;
32
       reset = 1;
33
       #10 reset = 0; // Deassert reset after 10 time units
34
     end
35
36
     // Stimulus generation
37
     initial begin
38
       // Wait for a few clock cycles for initialization
39
       #100;
40
41
       // Apply frequency sweep of 10
42
       fsw = 205;
43
       // Simulate for a duration
45
       #135500;
46
47
       // Stop the simulation
48
       $finish;
49
     end
50
     // Monitor for observing signals
52
     always @(posedge clk) begin
53
       $display("Time=%t,
54
   55
   UUUUUUUUUUUUUUDDS_Sin=%d,
56
   uuuuuuuuuuuu Filtered_Output=%d",
57
                  $time,
                  uut.pc.counter,
59
                  uut.pta.dds_sin,
60
                  fil_out);
61
     end
62
63
   endmodule
64
```

## 5 Results

In verilog simulation I printed the time, counter, DDS sine wave amplitude values, and filtered output amplitude values in the logs. I then copied these output log values into a .txt file and used matlab to parse through it and generate one wave using dds output values and other using filtered output values, both against the time values. However for filtered output I also divided the values by 256 and then plotted them.

#### 5.1 10kHz Sine Wave

I am adding the matlab script used for this, for just the 10kHz Sine Wave, as it is pretty much the same for other Sine Waves.

#### 5.1.1 Simulation:



Figure 11: Simulation for 10kHz Sine Wave

#### 5.1.2 Matlab Script Used For Plotting:

```
1 % Open the file for reading
2 fileID = fopen('10kHz_filtered.txt', 'r');
3 % Read the data using fscanf
4 data = fscanf(fileID, '# KERNEL: Time= %f, Counter= %d, DDS_Sin= %d,
     Filtered_Output=%d\n', [4, Inf]);
5 % Close the file
6 fclose(fileID);
7 % Extract counter, DDS_Sin, and time values
8 time = data(1, :);
9 counter = data(2, :);
10 \text{ dds\_sin} = \text{data}(3, :);
11 fil_out = data(4, :);
12 % Plot the graphs
13 subplot (2,1,1)
14 plot(time, dds_sin, "r", "LineWidth", 2);
15 hold on
16 % stairs(time, dds_sin, "b", "LineWidth", 2);
17 hold off
18 % Add labels and title
19 % legend('Analog', 'Digital');
20 xlabel('Time');
21 ylabel('Magnitude');
22 title('Original 10 kHZ Sine Wave');
23 % Show the grid
24 grid on;
25 subplot (2,1,2)
26 plot(time, (fil_out/256), "r", "LineWidth", 2);
27 hold on
28 % stairs(time, (fil_out/256), "b", "LineWidth", 2);
29 hold off
30 % Add labels and title
31 % legend('Analog', 'Digital');
32 xlabel('Time');
```

```
33 ylabel('Magnitude');
34 title('10 kHZ Sine Wave Filtered');
35 % Show the grid
36 grid on;
37 sgtitle("Comparison Between 10kHz Original & Filtered Output")
```

#### 5.1.3 Plots:



Figure 12: Filtered Results for 10kHz Sine Wave

#### 5.2 50kHz Sine Wave

#### 5.2.1 Simulation:



Figure 13: Simulation for 50kHz Sine Wave

#### **5.2.2** Plots:



Figure 14: Filtered Results for 50kHz Sine Wave

## 5.3 200kHz Sine Wave

### 5.3.1 Simulation:



Figure 15: Simulation for 200kHz Sine Wave

#### **5.3.2** Plots:



Figure 16: Filtered Results for 200kHz Sine Wave

## 5.4 250kHz Sine Wave

### 5.4.1 Simulation:



Figure 17: Simulation for 250kHz Sine Wave

#### **5.4.2** Plots:



Figure 18: Filtered Results for 250kHz Sine Wave

In these Verilog Results you may notice a completely zero magnitude at the start. That is basically the period of don't care where the window is filling itself. For plotting purposes I have assumed don't care values to be zero. We can also notice a phase change in both Matlab and Verilog Results, whenever we have a filtered output. That is just a delay because of the characteristics of the filter we designed.